# INTRODUCTION TO MICROPROCESSORS | EMBEDDED SYSTEMS DEVELOPMENT

**CNG 336** 

# **MODULE 2 REPORT**

Fatma Erem Aksoy – 2315075

Ece Erseven - 2385383

### 2.4 DESIGN AND REPORTING

## 2.4.1 Preliminary Questions

**i.** As the packet is 0x00, the remainder will be 0, meaning that there is no CRC error.

#### ii. Packet = 0x5F:



#### iii. Packet = 0x6B:



## iv. Packet = 0xA6 followed by Packet = 0x25:

| 0xA6 = 10100110 , $0x25 = 00100101$              |
|--------------------------------------------------|
| 110001101100011                                  |
| 110101 10100110 00100101 101011                  |
| 11001                                            |
| 110000                                           |
| 101010                                           |
| 111110                                           |
| 101110                                           |
| 110101                                           |
| 110111                                           |
| 110101                                           |
| 100000                                           |
|                                                  |
| 101010                                           |
| 110101                                           |
| 1111 remainder                                   |
| =) Data becomes: 101001100010010111111 for error |
| double                                           |
| When we divide this data (XOR)                   |
| with G, the remainder is 0 -> so no errors       |
| are                                              |
| detected.                                        |
|                                                  |

## v. Packet = 0xF2 followed by Packet = 0x26:

| 110101        | 1011111111000000                            |
|---------------|---------------------------------------------|
|               | 110101                                      |
|               | 100110                                      |
|               | 110101                                      |
|               | 100110                                      |
|               | 100110                                      |
|               | 110101                                      |
|               | 100(1)                                      |
|               | 110101                                      |
|               | 100100                                      |
|               | 110101                                      |
|               | 100010                                      |
|               | 110101                                      |
|               | 101111                                      |
|               | 10001                                       |
|               | 110101                                      |
|               | 110101                                      |
|               | O No error o remainder                      |
|               |                                             |
| ) Data become | es 1111001000100100000 for                  |
| Nurde -IL     | data has a company day is a three detection |
| Divide The    | dota by 6, remainder is 0, the errors       |

- **i. ROM:** ROM is a storage unit used in computers and other electronic devices. It is not a storage unit that can be written and erased like RAM. ROM content is written only at the time of production. It cannot be programmed according to the user's own request.
  - **ii. SRAM:** SRAM (static RAM) is a type of random access memory (RAM) that retains data bits in a static form, meaning that its memory as long as power is being supplied.
  - **iii. DRAM:** Dynamic Random Access Memory is a type of RAM that stores each bit of data in a separate capacitor within an integrated circuit of dynamic random access memory. Since capacitors will discharge after a while due to their nature, they need a refresh/refresh circuit.
  - **iv. SDRAM:** SDRAM, or Synchronous Dynamic Random Access Memory is a form of DRAM semiconductor memory can run at faster speeds than conventional DRAM, and it is widely used as the random access memory in a computer, etc. It has high power consumption, and is slower than SRAM.
  - **v. DDR3 SDRAM:** It is a further development of the double data rate type of SDRAM. DDR3 was the second generation of double data rate SDRAM and it provided a significant increase in performance and improvement in overall speed.
  - **vi. FLASH:** Flash memory is a long-life and non-volatile storage chip that is widely used in embedded systems. It can keep stored data and information even when the power is off. It can be electrically erased and reprogrammed. Flash memory was developed from FFPROM.
  - → 6116 RAM is a type of SRAM. It is a high-speed SRAM and it is designed as 2Kx8, meaning that it consists of a memory matrix of 2K words of 8-bit each, addressed by 11 address inputs.
- design, because it helps to divide the address bits. ATMeaga128 doesn't have separate units for address and data registers, so 8-bit latch provides this feature. It separates them and get the addresses into separate registers to make sure that everything works fine. If we exclude it from the design, SRAM will not understand which bits to take for the address or the data. So it will cause a problem. So it basically does address decoding.

# 2.4.2 Design

## a) External memory interface:

-> No need for address decoding



b)

| PORTS (MCU Pins) | USE                                                                                                           |
|------------------|---------------------------------------------------------------------------------------------------------------|
| PORTA            | Reserved for the external memory addressing                                                                   |
| PORTB            | Readout [7:0] output LEDs                                                                                     |
| PORTC            | Receive Button – control pins (pin3 & pin5 & pin7), pin0 and pin2 are reserved for external memory addressing |
| PORTD            | Ready LED                                                                                                     |
| PORTE            | Packet-in Input Switches                                                                                      |
| PORTF            | Packet-out LED Output                                                                                         |

#### c) System Layout



- The other subroutines added extra are Initialize, STACK\_INIT, SERVICE\_AND\_START, RECEIVE\_CHECK, NOT\_COMMAND\_TYPE, PUSH\_PACKET\_IN, COMMAND\_TYPE, DATA\_PACKET, FAIL\_CRC\_11, PASS\_CRC\_11, TOS\_TO\_PACKET\_OUT, NO\_DATA\_PACKET, FAILED, PASSED, REPEAT\_CHECK, STACK\_CHECK, DATA\_LOGGER, EXTEND\_MEM\_CHECK, WRITE, XRAM, IRAM, PROCEED, CORRECT, LOOP1, LOOP2, CHECK\_RESULTING\_CRC, CORRECT\_11, CHECK\_MSB\_ONE, RECEIVE, NOT\_ASSERTED, MEM\_DUMP, CHECK\_MEM\_EXT, LAST\_ENTRY, DELAY, L1, L2, L3.
  - -> The subroutines that call others are:
    - STACK INIT is calling INIT
    - SERVICE AND START is calling STACK INIT
  - RECEIVE\_CHECK is calling RECEIVE, NOT\_COMMAND\_TYPE and COMMAND\_TYPE
    - NOT COMMAND TYPE is calling PUSH PACKET IN
    - PUSH\_PACKET\_IN is calling SERVICE\_AND\_START
    - COMMAND TYPE is calling DATA PACKET and NO DATA PACKET
    - DATA\_PACKET is calling CRC\_CHECK11, FAIL\_CRC\_11 and PASS\_CRC\_11
    - FAIL CRC 11 is calling REPEAT REQUEST
    - PASS CRC 11 is calling INITIALIZE and DATA LOGGER

- TOS TO PACKET OUT is calling TRANSMIT and SERVICE AND START
- NO\_DATA\_PACKET is calling CRC\_CHECK3, FAILED and PASSED
- FAILED is calling REPEAT\_REQUEST and SERVICE\_AND\_START
- PASSED is calling STACK CHECK and REPEAT CHECK
- REPEAT CHECK is calling SERVICE AND START and TOS TO PACKET OUT
- STACK\_CHECK is calling SERVICE\_AND\_START
- CRC3 MACRO is calling CHECK\_MSB\_ONE
- DATA\_LOGGER is calling EXTEND\_MEM\_CHECK and WRITE
- EXTEND\_MEM\_CHECK is calling WRITE
- WRITE is calling IRAM
- XRAM is calling PROCEED
- PROCEED is calling CRC3
- REPEAT REQUEST is calling CRC3 and TRANSMIT
- CRC CHECK3 is calling CRC3 and CORRECT
- LOOP1 is calling CHECK RESULTING CRC and CHECK RESULTING CRC
- LOOP2 is calling LOOP1
- CHECK\_RESULTING\_CRC is calling CORRECT\_11
- RECEIVE is calling DELAY
- INIT is calling CRC3 and TRANSMIT
- SERVICE READOUT is calling NOT ASSERTED, MEM DUMP and LAST ENTRY
- NOT ASSERTED is calling MEM DUMP and LAST ENTRY
- MEM DUMP is calling CHECK MEM EXT and DUMP
- CHECK MEM EXT is calling DUMP
- DUMP is calling DELAY and MEM DUMP
- LAST ENTRY is calling CONTINUE
- DELAY is calling L1, L2 AND L3

#### The code:

```
main.asm ≠ ×
    : Module2.asm
    ; Created: 11/27/2022 3:12:07 PM
    ; Author : Erem
    ; Replace with your application code
    .include "m128def.inc"
    .DEF ONES = R17
    .DEF ZEROS = R16
    .DEF PACKET IN = R18
    .DEF PACKET_OUT = R19
    .DEF TOS = R20
    .DEF G = R21
    .DEF TEMP = R22
    .DEF COUNTER = R23
    .DEF PASS FAIL = R24
    .EQU MEM_START = 0x100
    .EQU STACK_START = 0x10FF
    .EQU STACK_LIM = 0×10EB
                                  ; 20 bytes reserved at the end of the internal data RAM
    .EQU EX_SRAM_LIM = 0x18FF
                                   ; 0x1100-0x18FF 2 kB (external memory added)
```

```
INITIALIZE:
       LDI ONES, 0xFF
       LDI ZEROS, 0x00
       OUT DDRB, ONES
                                             ; READOUT leds output - PORTB
       LDI R18, 0x00
                                             ; R18 is set to 0x08 for DDRC
                                             ; RECEIVE button - PORTC pin7 and pin3 & pin5 are for controls
       OUT DDRC, R18
       SBI DDRD, 0
                                               ; Ready led
       SBI DDRD, 1
                                             ; enable output pin - PORTD
                                             ; 6116 static RAM is off initially
       SBI PORTD, 1
                                             ; PACKET-IN switches input - PORTE
       OUT DDRE, ZEROS
                                               ; PACKET-OUT led output - PORTF
       STS DDRF, ONES
       STS PORTF, ZEROS
       LDI R19, 0x80
                                             ; set XMEM
       OUT MCUCR, R19
       LDI R23, 0x05
                                               ; releasing PINC pin3 & pin7
       STS XMCRB, R23
                                                ; PINC pin0 & pin2 are reserved for external memory addressing
                                                   ; creating the memory pointer
       LDI ZH, HIGH(MEM START)
       LDI ZL, LOW(MEM_START)
       LDI XH, HIGH(MEM_START)
                                                   ; set X pointer to memory starting address (ex: 0x100)
       LDI XL, LOW(MEM_START)
STACK_INIT:
                                   ; creating the stack
       LDI R22, HIGH(STACK_START) ; set stack pointer
       OUT SPH, R22
                                                      ; stack pointer high holds the high bytes of the stack start address
       LDI R22, LOW(STACK_START)
                                                      ; stack pointer low holds the low bytes of the stack start address
       OUT SPL, R22
       CALL INIT
       MOV TOS, PACKET_OUT
                                                    ; set TOS value to PACKET_OUT (assign the value in PACKET_OUT to TOS)
SERVICE_AND_START:
       CALL SERVICE READOUT
                                           ; skip STACK_INIT if the power is on, otherwise execute the next line
       SBIS PINC, 3
                                            ; jump to STACK_INIT
       RJMP STACK_INIT
      SBI PORTD, 0 ; turn the READY led on
                                               ; if RECEIVE button is pressed, skip the next line. Execute it if the RECEIVE is not pressed
       SBIS PINC, 7
       RJMP SERVICE_AND_START ; jump to SERVICE_AND_START
 RECEIVE CHECK:
       SBIC PINC, 7 ; if RECEIVE is clear, call RECEIVE subroutine
RJMP RECEIVE_CHECK ; jump to RECEIVE_CHECK to check the RECEIVE again till it's clear (0)
       CALL RECEIVE ; go to RECEIVE subroutine to receive the data packet SBRC PACKET_IN, 7 ; check if the risk in the control of the
                                            ; check if the pin7 is clear. if it is clear (0), then the data is command type, so jump to COMMAND_TYPE
       RJMP NOT_COMMAND_TYPE ; PACKET_IN is not command type
       RJMP COMMAND_TYPE
                                          ; PACKET_IN is command type
NOT COMMAND_TYPE:
       CP TOS, ZEROS
                                           ; check if the stack is empty (checking the top of stack)
                                         ; jump to push PACKET_IN to the TOS
       BREQ PUSH_PACKET_IN
       MOV TOS, ZEROS
                                            ; if the stack is not empty, then POP TOS by assigning ZEROS to the TOS
 PUSH_PACKET_IN:
                             ; pushing PACKET_IN to the TOS
       MOV TOS, PACKET_IN ; push the PACKET_IN data to the TOS
       RJMP SERVICE_AND START ; jump back to the SERVICE_AND START to continue the process
 COMMAND TYPE:
       ; Packet IN is command type
       RJMP DATA_PACKET ; TOS has data packet RJMP NO_DATA_PACKET ; TOS has no data packet
                                ; TOS has data packet, so go to CRC11 check
 DATA_PACKET:
                                      ; call CRC_CHECK11 subroutine
       CALL CRC_CHECK11
                                            ; check if the CRC11 check is failed
       CP PASS FAIL, ZEROS
       BREQ FAIL_CRC_11 ; if it is failed, then branch to FAIL_CRC_11 RJMP PASS_CRC_11 ; if not, then jump to the pass stage
      L_CRC_11: ; if CRC_11 is failed MOV TOS, ZEROS
 FAIL_CRC_11:
                                          ; POP TOS (assigning all ZEROS to it)
; call the REPEAT_REQUEST subroutine
       CALL REPEAT REQUEST
       RJMP SERVICE_AND_START ; go back to SERVICE_AND_START
```

```
PASS_CRC_11: ; if CRC_11 is passed
    MOV TEMP, PACKET_IN ; put PACKET_IN value into the TEMP to make a copy of it
    ANDI TEMP, 0x60
                           ; check if PACKET_IN has LOG REQUEST (0x60 = 01100000)
                        ; 0x20 = 00100000
    CPI TEMP, 0x20
                         ; if not log request, then branch to start (INITIALIZE)
    BRNE INITIALIZE
    CALL DATA_LOGGER
                          ; else, write data to memory (data logger)
TOS_TO_PACKET_OUT:
                           ; transmit whatever TOS has to the sensors (PACKET_OUT)
                        ; assign TOS value into PACKET_OUT
    MOV PACKET_OUT, TOS
    CALL TRANSMIT
                           ; call TRANSMIT subroutine to transmit PACKET_OUT
    RJMP SERVICE_AND_START ; jump back to the SERVICE_AND_START to continue the process
NO_DATA_PACKET:
                           ; if TOS has no DATA packet,
    CALL CRC_CHECK3
                           ; then call command packet for CRC3
                        ; check if CRC3 failed
    CP PASS_FAIL, ZEROS
    BREQ FAILED
                           ; if yes, branch to FAILED
    RJMP PASSED
                           ; if not, jump to PASSED
           ; if failed
FAILED:
    CALL REPEAT REQUEST
                           ; repeat request to sensors (call REPEAT_REQUEST subroutine)
    RJMP SERVICE_AND_START ; jump to SERVICE_AND_START to continue the process
           ; if passed
    MOV TEMP, PACKET_IN
                           ; assign PACKET_IN into TEMP (making a copy of PACKET_IN)
    ANDI TEMP, 0x60
                          ; masking the TEMP value
                         ; check command packet for acknowledge signal from sensors (01000000)
    CPI TEMP, 0x40
    BREQ STACK_CHECK ; if yes, go to STACK_CHECK RJMP REPEAT_CHECK ; if not, jump to REPEAT_CHECK (to check if the command has repeat signal)
REPEAT CHECK:
                   ; check if the command has repeat signal
    MOV TEMP, PACKET IN
    ANDI TEMP, 0x60
                           ; masking TEMP for the repeat signal
    CPI TEMP, 0x60
                           ; check if teh repeat signal is active
    BRNE SERVICE_AND_START ; if no repeat signal, return to SERVICE_AND_START
                           ; else, check stack (if TOS is empty)
    CP TOS, ZEROS
    \ensuremath{\mathsf{BREQ}} SERVICE_AND_START ; if stack is empty, return to SERVICE_AND_START
   RJMP TOS_TO_PACKET_OUT ; else (stack is not empty), transmit TOS to sensors - jump TOS_TO_PACKET_OUT
                   ; empty stack and return to SERVICE_AND_START
STACK CHECK:
                       ; check if the stack is already empty
   CP TOS, ZEROS
    BREQ SERVICE_AND_START ; if yes, return
    MOV TOS, ZEROS ; if not, empty stack and then return
   RJMP SERVICE_AND_START ; subroutines and macros
    .MACRO CRC3
                      ; MACRO CRC3 for incorporating CRC3 into command packet (last 5 bits)
                      ; make a copy of data into the TEMP
    MOV TEMP, @0
                    ; shift G by 2 to allign for data
    LDI G, 53<<2
                       ; check if msb of the data has a 0 (skip next instruction if TEMP[7]=0)
    SBRC TEMP, 7
    CALL CHECK_MSB_ONE ; if it doesn't have 0, then XOR with G by calling the subroutine CHECK_MSB_ONE
                  ; shift TEMP left
    LSL TEMP
                       ; repeat the check 2 more times
    SBRC TEMP, 7
    CALL CHECK_MSB_ONE
    LSL TEMP
    SBRC TEMP, 7
    CALL CHECK_MSB_ONE
   LSL TEMP
    LSR TEMP
                       ; shift right 3 times to allign CRC result to 5 bits
    LSR TEMP
    LSR TEMP
    OR @0, TEMP
                       ; store CRC bits into the packet by ORing
    .ENDMACRO
DATA_LOGGER:
                       ; writes data to the memory
    CPI ZH, HIGH(STACK_LIM) ; dodging stack memory
    BRNE EXTEND_MEM_CHECK
                               ; if needed, then check the extended memory
    CPI ZL, LOW(STACK_LIM)
    BRNE EXTEND_MEM_CHECK
    LDI ZH, HIGH(STACK START+1)
    LDI ZL, LOW(STACK_START+1)
    RJMP WRTTE
                               ; jump to WRITE to write to the memory (register Z pointer)
```

```
EXTEND_MEM_CHECK:
                                       ; check if ZH is within the correct interval
   CPI ZH, HIGH(EX_SRAM_LIM)
    BRNE WRTTE
                                       ; if not, branch to WRITE
                                       ; check if ZL is within the correct interval
    CPI ZL, LOW(EX_SRAM_LIM)
    BRNE WRITE
                                       ; if not, branch to WRITE
    LDI ZH, HIGH(MEM_START)
                                       ; setting the initial memory address for ZH
    LDI ZL, LOW(MEM_START)
                                       ; setting the initial memory address for ZL
WRITE:
                   ; if ZH is 33 or higher, then XRAM
    CPI ZH,33
    BRCS IRAM
                   ; else, IRAM
   CBI PORTD, 1
                   ; chip enable (pin1 of PORTD) is set to low (0)
    RJMP PROCEED
TRAM:
   SBI PORTD, 1
                 ; chip enable (pin1 of PORTD) set to high (1)
PROCEED:
   ST Z+, TOS
                       ; write data to memory (store whatever value in TOS, into the Z register)
                     ; POP TOS
   MOV TOS, ZEROS
   LDI TOS, 0x40
                       ; put acknowledge (01000000) to TOS
    CRC3 TOS
                       ; create CRC3 code for command
    RET
                       ; repeat request with PACKET_OUT
REPEAT_REQUEST:
    LDI PACKET_OUT, 0x60 ; 0x60 = 0110 : 01 is log request and 10 is acknowledge to send a new request (repeating the request)
    CRC3 PACKET_OUT ; calling a CRC3 MACRO with PACKET_OUT
                          ; call the TRANSMIT subroutine to transmit the PACKET_OUT
    CALL TRANSMIT
   RET
CRC_CHECK3:
                          ; checking the last 5 bits of command type packet for the correct CRC3 encoding
    MOV R5, PACKET_IN
                          ; assigning PACKET_IN value to the R5
    CRC3 PACKET_IN
                          ; calling the MACRO CRC3 with the PACKET_IN data
                          ; compare if the PACKET_IN and R5 has the same value
    CP R5, PACKET_IN
                          ; if they're equal, then the result is correct, acknowledge in PACKET_IN
    BREO CORRECT
    MOV PASS_FAIL, ZEROS
                          ; if the CRC3 is false, then set PASS_FAIL to all zeros
             ; if CRC3 is true, then set PASS_FAIL to all ones
    MOV PASS_FAIL, ONES
CRC CHECK11:
                          ; check data packet on TOS + command packet (first 3 bits) for correct CRC3 bit in command (last 5 bits)
                          ; put the data in TOS into high bytes of Y
    MOV YH, TOS
    MOV YL, PACKET_IN
                           ; put command (PACKET_IN) into low bytes of Y
    ANDI YL, 0b11100000
                          ; masking the first 3 bits of lower Y
                          ; loading value for the counter for the number of times to apply the XOR operation
    LDI COUNTER, 12
    LDI G, 53<<2
                           ; shift G 2 bits to allign it with the data
                                   ; decrease counter
LOOP1: DEC COUNTER
        BREQ CHECK_RESULTING_CRC
                                 ; if done, check the resulting CRC value with the received CRC
        SBRC YH, 7
                                  ; check msb of data in YH. if zero, shift left
        RIMP LOOP2
                                   ; else, jump to LOOP2
        LSL YL
                                  ; shift left YL
        ROL YH
       RJMP LOOP1
                                   ; repeat the operation till the counter equals to 0
LOOP2: EOR YH, G
                       ; XOR data in YH with G
                       ; shift left YL
        LSL YL
        ROL YH
                       ; rotate left YH
        RJMP LOOP1
                       ; return to LOOP1
```

```
; check the resulting CRC value with received one
CHECK_RESULTING_CRC:
    MOV TEMP, PACKET_IN
                            ; make a copy of PACKET_IN, assign it to the TEMP
    LSL TEMP
                            ; shift TEMP left 3 times
    LSL TEMP
    LSL TEMP
    CP TEMP, YH
                            ; compare CRC from command with the computed one above
    BREO CORRECT 11
                            ; if they equal to each other, branch to CORRECT_11
                          ; else, set PASS_FAIL value to all zeros
    MOV PASS_FAIL, ZEROS
CORRECT_11:
                   ; set PASS_FAIL to all ones
    MOV PASS_FAIL, ONES
    RET
CHECK MSB ONE:
                  ; check if msb of the data is 1 (the data used in CRC3 computation)
    EOR TEMP,G
                    ; XOR temp with G
    RET
TRANSMIT:
    STS PORTF, PACKET_OUT; send PACKET_OUT to PORTF
RECEIVE:
    CBI PORTD, 0
                       ; turn the READY led off
    IN PACKET_IN, PINE ; receive data from PORTE
    CALL DELAY
                    ; call DELAY subroutine
    RET
INIT:
    LDI PACKET_OUT, 0x000 ; reset request
    CRC3 PACKET_OUT ; calling a CRC3 MACRO with PACKET_OUT
    CALL TRANSMIT
    RET
SERVICE READOUT:
   IN R21, PINC
                      ; checking the pins asserted in PINC
                     ; checking if both memory dump and last entry assert (pin4 & pin5)
   CPI R21, 0x38
    BRNE NOT_ASSERTED ; if they're not asserted, then branch to NOT_ASSERTED
   CALL MEM DUMP
                     ; if they are, then call the subroutines
   CALL LAST ENTRY
   RET
NOT_ASSERTED:
                    ; if PINC 4 is clear, then check last entry
    SBIC PINC, 4
   CALL MEM_DUMP
                     ; if 4 is 1, call the MEM_DUMP subroutine
                     ; if PINC 5 is clear, then return to main program
   SBIC PINC, 5
    CALL LAST_ENTRY ; if 5 is 1, call the LAST_ENTRY subroutine
   RET
MEM DUMP:
    CPI XH, HIGH(STACK_LIM)
                           ; Dodging Stack memory
    BRNE CHECK_MEM_EXT
    CPI XL, LOW(STACK_LIM)
   BRNE CHECK_MEM_EXT
   LDI XH, HIGH(STACK_START+1)
   LDI XL, LOW(STACK_START+1)
   RJMP DUMP
CHECK MEM EXT:
    CPI XH, HIGH(EX_SRAM_LIM)
                                    ; checking the address for XH to decide if dump or not
   BRNE DUMP
    CPI XL, LOW(EX_SRAM_LIM)
                                    ; checking the address for XL to decide if dump or not
   BRNE DUMP
    LDI XH, HIGH(MEM_START)
                                    ; setting the initial memory address for XH
   LDI XL, LOW(MEM_START)
                                     ; setting the initial memory address for XL
```

```
DUMP:
    LD R3, X+
                       ; load the value in X register into R3
    OUT PORTB, R3
                        ; output R3 to PORTB
                        ; call DELAY subroutine
    CALL DELAY
    SBIC PINC, 4
                       ; if memory dump isn't clear, then jump to MEM_DUMP. if clear, return back to the main program
    RJMP MEM_DUMP
                       ; repeat dumping process
   RET
LAST_ENTRY:
    CPI ZH, HIGH(MEM_START)
                                ; if address is MEM_START, read MEM_START address
    BRNE CONTINUE
                                ; otherwise continue with normal case
    CPI ZL, LOW(MEM_START)
    BRNE CONTINUE
    LD R3, Z
                                ; load Z into R3
    OUT PORTB, R3
                                ; output R3 to PORTB
    RET
    CONTINUE:
                   ; decrement address, read the value there and then increment the address back
           SBIW R31:R30, 1 ; decrement Z register address
            LD R3, Z
                               ; load Z content into R3
            OUT PORTB, R3 ; output R3 to PORTB
ADIW R31:R30, 1 ; increment Z address back
DELAY:
                           ; load ONES to R29
    LDI R29, 0xFF
    LDI R28, 0xFF
                           ; load ONES to R28
    LDI COUNTER, 0x04
                           ; load 4 for the COUNTER value
    L1: DEC COUNTER
                            ; decrement COUNTER
        BREO DONE
                           ; if COUNTER is not 0, then continue. if 0, then branch to DONE and so return the main program
    L2: DEC R29
       CPI R29, 0
                            ; check if R29 is 0. if yes, then go to L1. if not, then continue with L3 (execute the next line)
        BREQ L1
    L3: DEC R28
                           ; decrement R28 value
                            ; check if the R28 reached 0
        CPI R28, 0
        BRNE L3
                           ; if not, then branch to L3 again to continue the same process until it's \theta
                            ; if R28=0, then jump to L2
        RJMP L2
DONE: RET
```

#### 2.4.3 Verification

-> As a Packet-in value 0x5F is given. In this case, it is found that it is not-command type. After INITIALIZE and STACK\_INIT are called, program goes to the INIT and TRANSMIT, respectively. It returns to the SERVICE\_AND\_START and set the TOS to the PACKET\_OUT. Then SERVICE\_READOUT is called that checks if the PINC bit 4 and 5 asserted or not. Since in our case just bit 4 is asserted, NOT\_ASSERTED is called. It checks bit 4 is cleared or not. If bit4 = 1 it calls MEM\_DUMP. But in our case it skips MEM\_DUMP call since bit 4 is cleared. Then it checks if bit 5 and since it is also cleared program returns to the beginning.







-> Debug 2: We tested the same PACKET\_IN value with different control input for this case. Since bit5 of PINC is not asserted it calls the NOT\_ASSERTED, but this time bit 4 = 1 so MEM\_DUMP is called. Program jumped into DUMP after that and load the value of X register into the R3 and set PORTB to R3, then it called the DELAY.



## 2.5 EXPERIMENTAL WORK

-> 0xD3 is tested as a packet\_in value with mem\_dump on condition; as a result, all readout LEDs are turned on.



